

Vishay Siliconix

# P-Channel 20-V (D-S) MOSFET

| PRODUCT SUMMARY     |                                 |                     |  |  |  |
|---------------------|---------------------------------|---------------------|--|--|--|
| V <sub>DS</sub> (V) | <b>R<sub>DS(on)</sub> (</b> Ω)  | I <sub>D</sub> (mA) |  |  |  |
| - 20                | 8 at V <sub>GS</sub> = - 4.5 V  | - 150               |  |  |  |
|                     | 12 at V <sub>GS</sub> = - 2.5 V | - 125               |  |  |  |
|                     | 15 at V <sub>GS</sub> = - 1.8 V | - 100               |  |  |  |
|                     | 20 at V <sub>GS</sub> = - 1.5 V | - 30                |  |  |  |



Ordering Information: Si1033X-T1-E3 (Lead (Pb)-free) Si1033X-T1-GE3 (Lead (Pb)-free and Halogen-free)

#### FEATURES

- Halogen-free Option Available
- TrenchFET<sup>®</sup> Power MOSFET: 1.5 V Rated
- High-Side Switching
- Low On-Resistance: 8  $\Omega$
- Low Threshold: 0.9 V (typ.)
- Fast Switching Speed: 45 ns (typ.)
- 1.5 V Operation
- Gate-Source ESD Protected: 2000 V

#### BENEFITS

- Ease in Driving Switches
- Low Offset (Error) Voltage
- Low-Voltage Operation
- High-Speed Circuits
- Low Battery Voltage Operation

#### **APPLICATIONS**

- Drivers: Relays, Solenoids, Lamps, Hammers, Displays, Memories
- Battery Operated Systems
- Power Supply Converter Circuits
- Load/Power Switching Cell Phones, Pagers

| Parameter                                                       |                        | Symbol                            | 5 s         | Steady State | Unit |  |
|-----------------------------------------------------------------|------------------------|-----------------------------------|-------------|--------------|------|--|
| Drain-Source Voltage                                            |                        | V <sub>DS</sub>                   | - 20        |              | V    |  |
| Gate-Source Voltage                                             |                        | V <sub>GS</sub>                   | ± 5         |              |      |  |
| Continuous Drain Current (T <sub>J</sub> = 150 °C) <sup>a</sup> | T <sub>A</sub> = 25 °C | I <sub>D</sub>                    | - 155       | - 145        |      |  |
|                                                                 | T <sub>A</sub> = 85 °C |                                   | - 110       | - 105        |      |  |
| Pulsed Drain Current <sup>b</sup>                               |                        | I <sub>DM</sub>                   | - 650       |              | mA   |  |
| Continuous Source Current (Diode Conduction) <sup>a</sup>       |                        | ۱ <sub>S</sub>                    | - 450       | - 380        |      |  |
| Maximum Power Dissipation <sup>a</sup>                          | T <sub>A</sub> = 25 °C | P <sub>D</sub>                    | 280         | 250          | mW   |  |
|                                                                 | T <sub>A</sub> = 85 °C |                                   | 145         | 130          |      |  |
| Operating Junction and Storage Temperature Range                |                        | T <sub>J</sub> , T <sub>stg</sub> | - 55 to 150 |              | °C   |  |
| Gate-Source ESD Rating (HBM, Method 3015)                       |                        | ESD                               | 2000        |              | V    |  |

Notes:

a. Surface Mounted on FR4 board.

b. Pulse width limited by maximum junction temperature.



# Vishay Siliconix



| <b>SPECIFICATIONS</b> $T_A = 2$                  | 25 °C, unle         | ess otherwise noted                                                                                                      |        |                   |        |      |
|--------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------|--------|-------------------|--------|------|
| Parameter                                        | Symbol              | Test Conditions                                                                                                          | Min.   | Typ. <sup>a</sup> | Max.   | Unit |
| Static                                           |                     |                                                                                                                          |        |                   |        |      |
| Gate Threshold Voltage                           | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}$ , $I_D = -250 \ \mu A$                                                                                 | - 0.40 |                   | - 1.20 | V    |
| Gate-Body Leakage                                | I <sub>GSS</sub>    | $V_{DS} = 0 V, V_{GS} = \pm 2.8 V$                                                                                       |        | ± 0.5             | ± 1    | μA   |
|                                                  |                     | $V_{DS} = 0 V, V_{GS} = \pm 4.5 V$                                                                                       |        | ± 1               | ± 2    |      |
| Zero Gate Voltage Drain Current                  | I <sub>DSS</sub>    | $V_{DS} = -16 V, V_{GS} = 0 V$                                                                                           |        | - 1               | - 500  | nA   |
|                                                  |                     | $V_{DS} = -16 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 85 ^{\circ}\text{C}$                                              |        |                   | - 10   | μΑ   |
| On-State Drain Current <sup>a</sup>              | I <sub>D(on)</sub>  | $V_{DS} = -5 V, V_{GS} = -4.5 V$                                                                                         | - 200  |                   |        | mA   |
| Drain-Source On-State<br>Resistance <sup>a</sup> | R <sub>DS(on)</sub> | V <sub>GS</sub> = - 4.5 V, I <sub>D</sub> = - 150 mA                                                                     |        |                   | 8      | Ω    |
|                                                  |                     | V <sub>GS</sub> = - 2.5 V, I <sub>D</sub> = - 125 mA                                                                     |        |                   | 12     |      |
|                                                  |                     | V <sub>GS</sub> = - 1.8 V, I <sub>D</sub> = - 100 mA                                                                     |        |                   | 15     |      |
|                                                  |                     | V <sub>GS</sub> = - 1.5 V, I <sub>D</sub> = - 30 mA                                                                      |        |                   | 20     |      |
| Forward Transconductance <sup>a</sup>            | 9 <sub>fs</sub>     | V <sub>DS</sub> = - 10 V, I <sub>D</sub> = - 150 mA                                                                      |        | 0.4               |        | S    |
| Diode Forward Voltage <sup>a</sup>               | V <sub>SD</sub>     | I <sub>S</sub> = - 150 mA, V <sub>GS</sub> = 0 V                                                                         |        |                   | - 1.2  | V    |
| Dynamic <sup>b</sup>                             |                     |                                                                                                                          |        |                   |        |      |
| Total Gate Charge                                | Qg                  | $V_{DS}$ = - 10 V, $V_{GS}$ = - 4.5 V, $I_D$ = - 150 mA                                                                  |        | 1500              |        | рС   |
| Gate-Source Charge                               | Q <sub>gs</sub>     |                                                                                                                          |        | 150               |        |      |
| Gate-Drain Charge                                | Q <sub>gd</sub>     |                                                                                                                          |        | 450               |        |      |
| Turn-On Delay Time                               | t <sub>d(on)</sub>  | $V_{DD}$ = - 10 V, R <sub>L</sub> = 65 Ω<br>I <sub>D</sub> ≅ - 150 mA, V <sub>GEN</sub> = - 4.5 V, R <sub>G</sub> = 10 Ω |        |                   | 55     | - ns |
| Rise Time                                        | t <sub>r</sub>      |                                                                                                                          |        |                   | 30     |      |
| Turn-Off Delay Time                              | t <sub>d(off)</sub> |                                                                                                                          |        |                   | 60     |      |
| Fall Time                                        | t <sub>f</sub>      |                                                                                                                          |        |                   | 30     |      |

Notes:

a. Pulse test; pulse width  $\leq$  300  $\mu s,$  duty cycle  $\leq$  2 %.

b. Guaranteed by design, not subject to production testing.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **TYPICAL CHARACTERISTICS** $T_A = 25$ °C, unless otherwise noted





### **TYPICAL CHARACTERISTICS** $T_A = 25$ °C, unless otherwise noted





On-Resistance vs. Gate-to-Source Voltage

### Vishay Siliconix





Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see http://www.vishay.com/ppg?71428.

VISHA



Vishay

# Disclaimer

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.